## ES204 Digital Systems LAB Assignment - 2 (B1)

Indian Institute of Technology, Gandhinagar January 15, 2025

Marks: 40

## Submission instructions:

Only one student from the team will submit with the word doc name Rollno1\_Rollno2.pdf. The PDF will contain the code, testbench and simulation results.

For each of the questions, write a Verilog code. You also need to create a testbench and show the simulation results.

## **Smart Math Tutor Hardware**

- 1. [20] Write a Verilog code for 2:4 decoder. A 2:4 decoder has a, b, c, d as outputs i1 and i0 as input lines. (Use enable signal). Show the functional simulations for all binary combinations on input and select signals. Show also the simulation output when any of the signal is z or x.
- 2. [20] Write a Verilog code to implement

$$f(x, y, z, w) = \prod M(1,3,4,7,8,10,11)$$

Show the functional simulation for all the possible cases

Each question should take no more than 45 mins. You can use any of structural, assignment based or procedural coding styles.